Suppr超能文献

具有低静态功耗和高封装密度的垂直集成CMOS三值逻辑器件

Vertically Integrated CMOS Ternary Logic Device with Low Static Power Consumption and High Packing Density.

作者信息

Han Joon-Kyu, Lee Jung-Woo, Kim Young Bin, Yun Seong-Yun, Yu Ji-Man, Lee Keon Jae, Choi Yang-Kyu

机构信息

School of Electrical Engineering, Korea Advanced Institute of Science and Technology (KAIST), 291 Daehak-ro, Yuseong-gu, Daejeon 34141, Republic of Korea.

SK Hynix Inc., Icheon 17336, Republic of Korea.

出版信息

ACS Appl Mater Interfaces. 2023 Oct 25. doi: 10.1021/acsami.3c13296.

Abstract

A ternary logic system to realize the simplest multivalued logic architecture can enhance energy efficiency compared to a binary logic system by reducing the number of transistors and interconnections. For the ternary logic system, a ternary logic device to harness three stable states is needed. In this study, a vertically integrated complementary metal-oxide-semiconductor ternary logic device is demonstrated by monolithically integrating a thin-film transistor (TFT) over a transistor-based threshold switch (TTS). Because the TFT and the TTS have their own source (S), drain (D), and gate (G), there are physically six electrodes. But the hybrid ternary logic device of the TFT over the TTS has only four electrodes: S, D, G, and G like a single MOSFET. It is because the D of the underlying TTS is electrically tied with the S of the superjacent TFT. By combining an on- and off-state of the TFT and the TTS, ternary logic values of low current ("0"-state), middle current ("1"-state), and high current ("2"-state) are realized. Particularly, static power consumption at the "1"-state is decreased by employing the TTS with low off-state leakage current compared to previously reported other ternary logic devices. In addition, a footprint of the ternary logic device with the vertically overlaying structure that has a framework of "one over the other" can be lowered by roughly twice compared to that with the laterally deployed structure that has an organization of "one alongside the other".

摘要

与二进制逻辑系统相比,实现最简单多值逻辑架构的三值逻辑系统可通过减少晶体管数量和互连数量来提高能源效率。对于三值逻辑系统,需要一种利用三个稳定状态的三值逻辑器件。在本研究中,通过在基于晶体管的阈值开关(TTS)上单片集成薄膜晶体管(TFT),展示了一种垂直集成互补金属氧化物半导体三值逻辑器件。由于TFT和TTS都有各自的源极(S)、漏极(D)和栅极(G),所以在物理上有六个电极。但TTS上的TFT混合三值逻辑器件只有四个电极:S、D、G和G,就像单个MOSFET一样。这是因为底层TTS的D与上层TFT的S电气相连。通过组合TFT和TTS的导通和截止状态,实现了低电流(“0”状态)、中等电流(“1”状态)和高电流(“2”状态)的三值逻辑值。特别是,与先前报道的其他三值逻辑器件相比,通过采用具有低截止状态漏电流的TTS,“1”状态下的静态功耗得以降低。此外,与具有“一个挨着另一个”结构的横向部署结构相比,具有“一个在另一个之上”框架的垂直叠加结构的三值逻辑器件的占地面积可降低约两倍。

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验