Cruz-Rivera J L, Wills D S, Gaylord T K, Glytsis E N
Appl Opt. 1998 Jan 10;37(2):233-53. doi: 10.1364/ao.37.000233.
Advances in VLSI and optoelectronic multichip module technologiesare enabling the construction of ultracompact massively parallelprocessing systems. The technological parameters that define thewirability and delay characteristics of these technologies have asignificant impact on the system architecture. An analytical modelis presented that allows the design space exploration of theinterconnection networks associated with multinode chips packaged on asingle multichip module substrate. Possible system designs areevaluated for a two-level interconnect with separate k-aryn-cube networks for interchip and intrachipcommunication. The impact of several architectural andtechnological parameters on the optimal network implementation (based on average no-load latency) is analyzed.
超大规模集成电路和光电多芯片模块技术的进步使得超紧凑大规模并行处理系统的构建成为可能。定义这些技术的布线能力和延迟特性的技术参数对系统架构有重大影响。本文提出了一个分析模型,用于探索与封装在单个多芯片模块基板上的多节点芯片相关的互连网络的设计空间。针对具有用于芯片间和芯片内通信的独立k元n立方体网络的两级互连,评估了可能的系统设计。分析了几个架构和技术参数对基于平均空载延迟的最优网络实现的影响。