Kim Jong Hoon, Lee Jyung Hyun, Cho Jin-Ho
Department of Medical & Biological Engineering, Graduate School, Kyungpook National University, Daegu, Korea.
Department of Biomedical Engineering, School of Medicine, Kyungpook National University, Daegu, Korea.
Technol Health Care. 2017 Jul 20;25(S1):83-92. doi: 10.3233/THC-171309.
The hearing impaired population has been increasing; many people suffer from hearing problems. To deal with this difficulty, various types of hearing aids are being rapidly developed. In particular, fully implantable hearing aids are being actively studied to improve the performance of existing hearing aids and to reduce the stigma of hearing loss patients. It has to be of small size and low-power consumption for easy implantation and long-term use.
The objective of the study was to implement a small size and low-power consumption successive approximation register analog-to-digital converter (SAR ADC) for fully implantable hearing aids.
The ADC was selected as the SAR ADC because its analog circuit components are less required by the feedback circuit of the SAR ADC than the sigma-delta ADC which is conventionally used in hearing aids, and it has advantages in the area and power consumption. So, the circuit of SAR ADC is designed considering the speech region of humans because the objective is to deliver the speech signals of humans to hearing loss patients. If the switch of sample and hold works in the on/off positions, the charge injection and clock feedthrough are produced by a parasitic capacitor. These problems affect the linearity of the hold voltage, and as a result, an error of the bit conversion is generated. In order to solve the problem, a CMOS switch that consists of NMOS and PMOS was used, and it reduces the charge injection because the charge carriers in the NMOS and PMOS have inversed polarity. So, 16 bit conversion is performed before the occurrence of the Least Significant Bit (LSB) error. In order to minimize the offset voltage and power consumption of the designed comparator, we designed a preamplifier with current mirror. Therefore, the power consumption was reduced by the power control switch used in the comparator.
The layout of the designed SAR ADC was performed by Virtuoso Layout Editor (Cadence, USA). In the layout result, the size of the designed SAR ADC occupied 124.9 μm × 152.1 μm. The circuit verification was performed by layout versus schematic (LVS) and design rule check (DRC) which are provided by Calibre (Mentor Graphics, USA), and it was confirmed that there was no error. The designed SAR ADC was implemented in SMIC 180 nm CMOS technology. The operation of the manufactured SAR ADC was confirmed by using an oscilloscope. The SAR ADC output was measured using a distortion meter (HM 8027), when applying pure tone sounds of 94 dB SPL at 500, 800, and 1600 Hz regions. As a result, the THD performance of the proposed chip was satisfied with the ANSI. s3. 22. 2003 standard.
We proposed a low-power 16-bit 32 kHz SAR ADC for fully implantable hearing aids. The manufactured SAR ADC based on this design was confirmed to have advantages in power consumption and size through the comparison with the conventional ADC. Therefore, the manufactured SAR ADC is expected to be used in the implantable medical device field and speech signal processing field, which require small size and low power consumption.
听力受损人群一直在增加;许多人患有听力问题。为应对这一难题,各类助听器正在迅速发展。特别是,为提高现有助听器的性能并减少听力损失患者的耻辱感,全植入式助听器正在积极研究中。它必须体积小、功耗低,以便于植入和长期使用。
本研究的目的是为全植入式助听器实现一种体积小、功耗低的逐次逼近寄存器模数转换器(SAR ADC)。
选择SAR ADC作为模数转换器,因为与助听器中传统使用的∑-Δ ADC相比,SAR ADC的反馈电路所需的模拟电路组件更少,并且在面积和功耗方面具有优势。因此,考虑到人类的语音区域来设计SAR ADC的电路,因为目标是将人类的语音信号传递给听力损失患者。如果采样保持开关工作在开/关位置,寄生电容会产生电荷注入和时钟馈通。这些问题会影响保持电压的线性度,结果会产生位转换误差。为了解决这个问题,使用了由NMOS和PMOS组成的CMOS开关,由于NMOS和PMOS中的电荷载流子极性相反,它减少了电荷注入。因此,在最低有效位(LSB)误差出现之前进行16位转换。为了最小化所设计比较器的失调电压和功耗,我们设计了带有电流镜的前置放大器。因此,通过比较器中使用的功率控制开关降低了功耗。
所设计的SAR ADC的版图由Virtuoso版图编辑器(美国Cadence公司)完成。在版图结果中,所设计的SAR ADC的尺寸为124.9μm×152.1μm。通过美国Mentor Graphics公司的Calibre提供的版图与原理图对比(LVS)和设计规则检查(DRC)进行电路验证,确认没有错误。所设计的SAR ADC采用中芯国际180nm CMOS工艺实现。使用示波器确认了所制造的SAR ADC的运行情况。当在500、800和1600Hz区域施加94dB SPL的纯音时,使用失真仪(HM 8027)测量SAR ADC的输出。结果,所提出芯片的总谐波失真(THD)性能符合ANSI.s3.22.2003标准。
我们提出了一种用于全植入式助听器功耗低的16位32kHz SAR ADC。通过与传统ADC比较,基于该设计制造的SAR ADC在功耗和尺寸方面具有优势。因此,预计所制造的SAR ADC将用于需要小尺寸和低功耗的植入式医疗设备领域和语音信号处理领域。