IEEE Trans Biomed Circuits Syst. 2020 Jun;14(3):558-569. doi: 10.1109/TBCAS.2020.2982912. Epub 2020 Mar 30.
This paper presents a 10-bit successive approximation analog-to-digital converter (ADC) that operates at an ultralow voltage of 0.3 V and can be applied to biomedical implants. The study proposes several techniques to improve the ADC performance. A pipeline comparator was utilized to maintain the advantages of dynamic comparators and reduce the kickback noise. Weight biasing calibration was used to correct the offset voltage without degrading the operating speed of the comparator. The incorporation of a unity-gain buffer improved the bootstrap switch leakage problem during the hold period and reduced the effect of parasitic capacitances on the digital-to-analog converter. The chip was fabricated using 90-nm CMOS technology. The data measured at a supply voltage of 0.3 V and sampling rate of 3 MSps for differential nonlinearity and integral nonlinearity were +0.83/-0.54 and +0.84/-0.89, respectively, and the signal-to-noise plus distortion ratio and effective number of bits were 56.42 dB and 9.08 b, respectively. The measured total power consumption was 6.6 μW at a figure of merit of 4.065 fJ/conv.-step.
本文提出了一种工作在 0.3V 超低电压下的 10 位逐次逼近型模数转换器 (ADC),可应用于生物医学植入物。该研究提出了几种技术来提高 ADC 的性能。采用流水线比较器保持了动态比较器的优势,并降低了反冲噪声。权值偏置校准用于校正失调电压,而不会降低比较器的工作速度。采用单位增益缓冲器改善了保持期间的自举开关漏电流问题,并减小了寄生电容对数模转换器的影响。该芯片采用 90nmCMOS 技术制造。在 0.3V 电源电压和 3MSps 采样率下测量的差分非线性和积分非线性数据分别为+0.83/-0.54 和+0.84/-0.89,信号噪声加失真比和有效位数分别为 56.42dB 和 9.08b。在 4.065fJ/conv.-step 的性能指标下,测量的总功耗为 6.6μW。