School of Science and Frontier Institute of Science and Technology, Xi'an Jiaotong University, Xi'an, 710049, China.
State Key Laboratory of Electrical Insulation and Power Equipment, Xi'an Jiaotong University, Xi'an, 710049, P. R. China.
Adv Mater. 2018 Jan;30(2). doi: 10.1002/adma.201704695. Epub 2017 Nov 27.
Source-semiconductor-drain coplanar transistors with an organic semiconductor layer located within the same plane of source/drain electrodes are attractive for next-generation electronics, because they could be used to reduce material consumption, minimize parasitic leakage current, avoid cross-talk among different devices, and simplify the fabrication process of circuits. Here, a one-step, drop-casting-like printing method to realize a coplanar transistor using a model semiconductor/insulator [poly(3-hexylthiophene) (P3HT)/polystyrene (PS)] blend is developed. By manipulating the solution dewetting dynamics on the metal electrode and SiO dielectric, the solution within the channel region is selectively confined, and thus make the top surface of source/drain electrodes completely free of polymers. Subsequently, during solvent evaporation, vertical phase separation between P3HT and PS leads to a semiconductor-insulator bilayer structure, contributing to an improved transistor performance. Moreover, this coplanar transistor with semiconductor-insulator bilayer structure is an ideal system for injecting charges into the insulator via gate-stress, and the thus-formed PS electret layer acts as a "nonuniform floating gate" to tune the threshold voltage and effective mobility of the transistors. Effective field-effect mobility higher than 1 cm V s with an on/off ratio > 10 is realized, and the performances are comparable to those of commercial amorphous silicon transistors. This coplanar transistor simplifies the fabrication process of corresponding circuits.
源-漏共面晶体管的源极/漏极位于同一平面内,具有有机半导体层,这种晶体管在下一代电子学中很有吸引力,因为它们可以用于减少材料消耗、最小化寄生漏电流、避免不同器件之间的串扰,并简化电路的制造工艺。在这里,开发了一种使用模型半导体/绝缘体(聚(3-己基噻吩)(P3HT)/聚苯乙烯(PS))共混物的一步、类似滴铸的印刷方法来实现共面晶体管。通过操纵金属电极和 SiO 电介质上的溶液去湿动力学,可以选择性地限制通道区域内的溶液,从而使源极/漏极电极的顶表面完全没有聚合物。随后,在溶剂蒸发过程中,P3HT 和 PS 之间发生垂直相分离,导致形成半导体-绝缘体双层结构,从而提高了晶体管性能。此外,这种具有半导体-绝缘体双层结构的共面晶体管是通过栅极应力向绝缘体注入电荷的理想系统,形成的 PS 驻极体层充当“非均匀浮栅”,以调节晶体管的阈值电压和有效迁移率。实现了有效场效应迁移率高于 1 cm V s,开关比大于 10,性能可与商业非晶硅晶体管媲美。这种共面晶体管简化了相应电路的制造工艺。