Suppr超能文献

片上脑功能连接计算的相位同步算子。

Phase Synchronization Operator for On-Chip Brain Functional Connectivity Computation.

出版信息

IEEE Trans Biomed Circuits Syst. 2019 Oct;13(5):957-970. doi: 10.1109/TBCAS.2019.2931799. Epub 2019 Jul 29.

Abstract

This paper presents an integer-based digital processor for the calculation of phase synchronization between two neural signals. It is based on the measurement of time periods between two consecutive minima. The simplicity of the approach allows for the use of elementary digital blocks, such as registers, counters, and adders. The processor, fabricated in a 0.18- μm CMOS process, only occupies 0.05 mm and consumes 15 nW from a 0.5 V supply voltage at a signal input rate of 1024 S/s. These low-area and low-power features make the proposed processor a valuable computing element in closed-loop neural prosthesis for the treatment of neural disorders, such as epilepsy, or for assessing the patterns of correlated activity in neural assemblies through the evaluation of functional connectivity maps.

摘要

本文提出了一种基于整数的数字处理器,用于计算两个神经信号之间的相位同步。它基于测量两个连续最小值之间的时间周期。该方法的简单性允许使用基本的数字模块,如寄存器、计数器和加法器。该处理器采用 0.18μm CMOS 工艺制造,仅占用 0.05mm 面积,在 1024S/s 的信号输入速率下,从 0.5V 电源消耗 15nW。这些低面积和低功耗的特点使得所提出的处理器成为闭环神经假肢中计算元件的宝贵选择,可用于治疗神经紊乱,如癫痫,或通过评估功能连接图来评估神经组件中的相关活动模式。

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验