Suppr超能文献

一种用于优化高帧率图像传感系统中读出时序和参考数模转换器偏移的综合方法。

A Comprehensive Methodology for Optimizing Read-Out Timing and Reference DAC Offset in High Frame Rate Image Sensing Systems.

作者信息

Jun Jaehoon

机构信息

Department of Electrical Engineering, Inha University, Incheon 22212, Republic of Korea.

出版信息

Sensors (Basel). 2023 Aug 9;23(16):7048. doi: 10.3390/s23167048.

Abstract

This paper presents a comprehensive timing optimization methodology for power-efficient high-resolution image sensors with column-parallel single-slope analog-to-digital converters (ADCs). The aim of the method is to optimize the read-out timing for each period in the image sensor's operation, while considering various factors such as ADC decision time, slew rate, and settling time. By adjusting the ramp reference offset and optimizing the amplifier bandwidth of the comparator, the proposed methodology minimizes the power consumption of the amplifier array, which is one of the most power-hungry circuits in the system, while maintaining a small color linearity error and ensuring optimal performance. To demonstrate the effectiveness of the proposed method, a power-efficient 108 MP 3-D stacked CMOS image sensor with a 10-bit column-parallel single-slope ADC array was implemented and verified. The image sensor achieved a random noise of 1.4 erms, a column fixed-pattern noise of 66 ppm at an analog gain of 16, and a remarkable figure-of-merit (FoM) of 0.71 e·nJ. The sensor utilized a one-row read-out time of 6.9 µs, an amplifier bandwidth of 1.1 MHz, and a reference digital-to-analog converter (DAC) offset of 512 LSB. This timing optimization methodology enhances energy efficiency in high-resolution image sensors, enabling higher frame rates and improved system performance. It could be adapted for various imaging applications requiring optimized performance and reduced power consumption, making it a valuable tool for designers aiming to achieve optimal performance in power-sensitive applications.

摘要

本文提出了一种针对采用列并行单斜率模数转换器(ADC)的高能效高分辨率图像传感器的综合定时优化方法。该方法的目的是在考虑ADC判定时间、转换速率和建立时间等各种因素的同时,优化图像传感器操作中每个周期的读出定时。通过调整斜坡参考偏移并优化比较器的放大器带宽,所提出的方法在保持较小的颜色线性误差并确保最佳性能的同时,将放大器阵列(系统中最耗电的电路之一)的功耗降至最低。为了证明所提方法的有效性,实现并验证了一款采用10位列并行单斜率ADC阵列的高能效1.08亿像素3D堆叠式CMOS图像传感器。该图像传感器实现了1.4 erms的随机噪声、在模拟增益为16时66 ppm的列固定图案噪声以及0.71 e·nJ的出色品质因数(FoM)。该传感器采用了6.9 µs的单行读出时间、1.1 MHz的放大器带宽以及512 LSB的参考数模转换器(DAC)偏移。这种定时优化方法提高了高分辨率图像传感器的能源效率,实现了更高的帧率并改善了系统性能。它可适用于各种需要优化性能和降低功耗的成像应用,使其成为旨在在对功耗敏感的应用中实现最佳性能的设计人员的宝贵工具。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/802b/10459825/a6f9ae986f21/sensors-23-07048-g001.jpg

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验