Suppr超能文献

基于量子点细胞自动机(QCA)技术的低延迟4位并行前缀加法器设计。

Design of a low-delay 4-bit parallel prefix adder using QCA technology.

作者信息

Niranjan Tushar, Nayak Anirban, Veeramachaneni Sreehari, Ahmed Syed Ershad

机构信息

Department of Electrical and Electronics Engineering, Birla Institute of Technology and Science, Pilani, Hyderabad Campus, Jawahar Nagar, Kapra Mandal, Medchal District, Hyderabad, Telangana, 500078, India.

Department of Information Technology, Sri Sivasubramaniya Nadar College of Engineering, Chennai, 603110, India.

出版信息

Sci Rep. 2025 Jul 1;15(1):20841. doi: 10.1038/s41598-025-04742-6.

Abstract

This paper presents a novel low-delay 4-bit Parallel Prefix Adder (PPA) implemented as a multilayer circuit using Quantum Dot Cellular Automata (QCA) technology. PPAs are among the most suitable architectures for high-speed digital design, offering significant advantages in scalability and performance over traditional Ripple Carry Adders (RCAs) and Carry Flow Adders (CFAs). The proposed design provides a fast, compact, ergonomic, and energy-efficient alternative to QCA adders adopting these architectures. This work enhances existing PPA modules, including XOR gates, Half Adders, Black Modules, and Gray Modules, by tailoring them to optimally fit the core PPA structure. The proposed PPA achieves a 26% reduction in cell count, a 31% reduction in area and a 57% reduction in delay compared to existing PPA designs. Utilizing a hybrid crossover methodology, the design reduces delay by 25% relative to the fastest 4-bit QCA adder reported in the literature and lowers the area-delay cost by 11% compared to the most economical design. Simulated using the QCADesigner-E Version 2.2 software, the proposed adder demonstrates energy dissipation comparable to existing designs, solidifying its practicality and efficiency for high-speed QCA-based applications.

摘要

本文介绍了一种新颖的低延迟4位并行前缀加法器(PPA),它采用量子点细胞自动机(QCA)技术实现为多层电路。PPA是高速数字设计中最合适的架构之一,与传统的行波进位加法器(RCA)和进位流加法器(CFA)相比,在可扩展性和性能方面具有显著优势。所提出的设计为采用这些架构的QCA加法器提供了一种快速、紧凑、符合人体工程学且节能的替代方案。这项工作通过对现有的PPA模块(包括异或门、半加器、黑色模块和灰色模块)进行定制,使其能够最佳地适应核心PPA结构,从而对其进行了改进。与现有的PPA设计相比,所提出的PPA在单元数量上减少了26%,面积减少了31%,延迟减少了57%。利用混合交叉方法,该设计相对于文献中报道的最快的4位QCA加法器延迟降低了25%,与最经济的设计相比,面积延迟成本降低了11%。使用QCADesigner-E版本2.2软件进行模拟,所提出的加法器显示出与现有设计相当的能量耗散,巩固了其在基于QCA的高速应用中的实用性和效率。

https://cdn.ncbi.nlm.nih.gov/pmc/blobs/f0b7/12217228/e473359bbfb2/41598_2025_4742_Fig1_HTML.jpg

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验