Ieong Meikei, Doris Bruce, Kedzierski Jakub, Rim Ken, Yang Min
IBM Semiconductor Research and Development Center, T. J. Watson Research Center, Yorktown Heights, NY 10598, USA.
Science. 2004 Dec 17;306(5704):2057-60. doi: 10.1126/science.1100731.
In the next decade, advances in complementary metal-oxide semiconductor fabrication will lead to devices with gate lengths (the region in the device that switches the current flow on and off) below 10 nanometers (nm), as compared with current gate lengths in chips that are now about 50 nm. However, conventional scaling will no longer be sufficient to continue device performance by creating smaller transistors. Alternatives that are being pursued include new device geometries such as ultrathin channel structures to control capacitive losses and multiple gates to better control leakage pathways. Improvement in device speed by enhancing the mobility of charge carriers may be obtained with strain engineering and the use of different crystal orientations. Here, we discuss challenges and possible solutions for continued silicon device performance trends down to the sub-10-nm gate regimes.
在未来十年,互补金属氧化物半导体制造技术的进步将带来栅极长度(即器件中控制电流通断的区域)低于10纳米(nm)的器件,而目前芯片中的栅极长度约为50 nm。然而,传统的尺寸缩小方法已不足以通过制造更小的晶体管来持续提升器件性能。正在探索的替代方案包括新的器件几何结构,如超薄沟道结构以控制电容损耗,以及多栅极结构以更好地控制漏电通道。通过应变工程和使用不同的晶体取向,可以提高电荷载流子的迁移率,从而提升器件速度。在此,我们讨论在低于10纳米栅极尺寸的情况下,延续硅器件性能趋势所面临的挑战及可能的解决方案。