• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

一款低功耗 32 通道数字可编程神经记录集成电路。

A low-power 32-channel digitally programmable neural recording integrated circuit.

出版信息

IEEE Trans Biomed Circuits Syst. 2011 Dec;5(6):592-602. doi: 10.1109/TBCAS.2011.2163404.

DOI:10.1109/TBCAS.2011.2163404
PMID:23852555
Abstract

We report the design of an ultra-low-power 32-channel neural-recording integrated circuit (chip) in a 0.18 μ m CMOS technology. The chip consists of eight neural recording modules where each module contains four neural amplifiers, an analog multiplexer, an A/D converter, and a serial programming interface. Each amplifier can be programmed to record either spikes or LFPs with a programmable gain from 49-66 dB. To minimize the total power consumption, an adaptive-biasing scheme is utilized to adjust each amplifier's input-referred noise to suit the background noise at the recording site. The amplifier's input-referred noise can be adjusted from 11.2 μVrms (total power of 5.4 μW) down to 5.4 μVrms (total power of 20 μW) in the spike-recording setting. The ADC in each recording module digitizes the a.c. signal input to each amplifier at 8-bit precision with a sampling rate of 31.25 kS/s per channel, with an average power consumption of 483 nW per channel, and, because of a.c. coupling, allows d.c. operation over a wide dynamic range. It achieves an ENOB of 7.65, resulting in a net efficiency of 77 fJ/State, making it one of the most energy-efficient designs for neural recording applications. The presented chip was successfully tested in an in vivo wireless recording experiment from a behaving primate with an average power dissipation per channel of 10.1 μ W. The neural amplifier and the ADC occupy areas of 0.03 mm(2) and 0.02 mm(2) respectively, making our design simultaneously area efficient and power efficient, thus enabling scaling to high channel-count systems.

摘要

我们报告了一种超低压 32 通道神经记录集成电路(芯片)的设计,该芯片采用 0.18 μ m CMOS 技术。该芯片由八个神经记录模块组成,每个模块包含四个神经放大器、一个模拟多路复用器、一个 A/D 转换器和一个串行编程接口。每个放大器都可以编程为记录尖峰或 LFPs,增益可编程为 49-66dB。为了最大限度地降低总功耗,采用自适应偏置方案来调整每个放大器的输入参考噪声,以适应记录部位的背景噪声。在尖峰记录设置中,放大器的输入参考噪声可以从 11.2 μ Vrms(总功率为 5.4 μ W)调整到 5.4 μ Vrms(总功率为 20 μ W)。每个记录模块中的 ADC 以 8 位精度对每个放大器的交流信号进行数字化,采样率为 31.25 kS/s/通道,平均功耗为 483 nW/通道,并且由于交流耦合,允许在较宽的动态范围内进行直流操作。它实现了 7.65 的 ENOB,从而使净效率达到 77 fJ/State,使其成为神经记录应用中最节能的设计之一。该芯片已在行为灵长类动物的体内无线记录实验中成功测试,每个通道的平均功耗为 10.1 μ W。神经放大器和 ADC 分别占用 0.03mm(2)和 0.02mm(2)的面积,使我们的设计同时具有面积效率和功率效率,从而能够扩展到高通道计数系统。

相似文献

1
A low-power 32-channel digitally programmable neural recording integrated circuit.一款低功耗 32 通道数字可编程神经记录集成电路。
IEEE Trans Biomed Circuits Syst. 2011 Dec;5(6):592-602. doi: 10.1109/TBCAS.2011.2163404.
2
An energy-efficient micropower neural recording amplifier.一种节能型微功耗神经记录放大器。
IEEE Trans Biomed Circuits Syst. 2007 Jun;1(2):136-47. doi: 10.1109/TBCAS.2007.907868.
3
A low-power programmable neural spike detection channel with embedded calibration and data compression.一种低功耗可编程神经尖峰检测通道,具有嵌入式校准和数据压缩功能。
IEEE Trans Biomed Circuits Syst. 2012 Apr;6(2):87-100. doi: 10.1109/TBCAS.2012.2187352.
4
A digitally assisted, signal folding neural recording amplifier.一种数字辅助的信号折叠神经记录放大器。
IEEE Trans Biomed Circuits Syst. 2014 Aug;8(4):528-42. doi: 10.1109/TBCAS.2013.2288680.
5
A 515 nW, 0-18 dB Programmable Gain Analog-to-Digital Converter for In-Channel Neural Recording Interfaces.用于通道内神经记录接口的515纳瓦、0至18分贝可编程增益模数转换器。
IEEE Trans Biomed Circuits Syst. 2014 Jun;8(3):358-70. doi: 10.1109/TBCAS.2013.2270180. Epub 2013 Jul 26.
6
A 64-channel neuron recording system.一个64通道神经元记录系统。
Annu Int Conf IEEE Eng Med Biol Soc. 2011;2011:2862-5. doi: 10.1109/IEMBS.2011.6090790.
7
A Wireless Headstage System Based on Neural-Recording Chip Featuring 315 nW Kickback-Reduction SAR ADC.一种基于具有315 nW回踢减少型逐次逼近寄存器型模数转换器的神经记录芯片的无线前置放大器系统。
IEEE Trans Biomed Circuits Syst. 2023 Feb;17(1):105-115. doi: 10.1109/TBCAS.2022.3224387. Epub 2023 Mar 30.
8
A 128-channel 6 mW wireless neural recording IC with spike feature extraction and UWB transmitter.一款具备尖峰特征提取功能和超宽带发射器的128通道6毫瓦无线神经记录集成电路。
IEEE Trans Neural Syst Rehabil Eng. 2009 Aug;17(4):312-21. doi: 10.1109/TNSRE.2009.2021607. Epub 2009 May 8.
9
Energy efficient low-noise neural recording amplifier with enhanced noise efficiency factor.具有增强噪声效率因数的节能低噪声神经记录放大器。
IEEE Trans Biomed Circuits Syst. 2011 Jun;5(3):262-71. doi: 10.1109/TBCAS.2010.2078815.
10
A frequency shaping neural recorder with 3 pF input capacitance and 11 plus 4.5 bits dynamic range.一种具有3皮法输入电容和11加4.5位动态范围的频率整形神经记录器。
IEEE Trans Biomed Circuits Syst. 2014 Aug;8(4):510-27. doi: 10.1109/TBCAS.2013.2293821.

引用本文的文献

1
A Power-Efficient Brain-Machine Interface System With a Sub-mw Feature Extraction and Decoding ASIC Demonstrated in Nonhuman Primates.一种低功耗的脑机接口系统,具有亚毫瓦级的特征提取和解码 ASIC,在非人类灵长类动物中得到了验证。
IEEE Trans Biomed Circuits Syst. 2022 Jun;16(3):395-408. doi: 10.1109/TBCAS.2022.3175926. Epub 2022 Jul 12.
2
Recording Strategies for High Channel Count, Densely Spaced Microelectrode Arrays.高通道数、密集间隔微电极阵列的记录策略
Front Neurosci. 2021 Jul 13;15:681085. doi: 10.3389/fnins.2021.681085. eCollection 2021.
3
Human motor decoding from neural signals: a review.
从神经信号进行人类运动解码:综述
BMC Biomed Eng. 2019 Sep 3;1:22. doi: 10.1186/s42490-019-0022-z. eCollection 2019.
4
A low-power band of neuronal spiking activity dominated by local single units improves the performance of brain-machine interfaces.以局部单个神经元放电活动为主的低功率波段可提高脑机接口的性能。
Nat Biomed Eng. 2020 Oct;4(10):973-983. doi: 10.1038/s41551-020-0591-0. Epub 2020 Jul 27.
5
Design and testing of a 96-channel neural interface module for the Networked Neuroprosthesis system.用于联网神经假体系统的96通道神经接口模块的设计与测试。
Bioelectron Med. 2019 Feb 15;5:3. doi: 10.1186/s42234-019-0019-x. eCollection 2019.
6
A Wide Dynamic Range Neural Data Acquisition System With High-Precision Delta-Sigma ADC and On-Chip EC-PC Spike Processor.一种具有高精度∆-Σ ADC 和片上 EC-PC 尖峰处理器的宽动态范围神经数据采集系统。
IEEE Trans Biomed Circuits Syst. 2020 Jun;14(3):425-440. doi: 10.1109/TBCAS.2020.2972013. Epub 2020 Feb 6.
7
Can One Concurrently Record Electrical Spikes from Every Neuron in a Mammalian Brain?能否同时记录哺乳动物大脑中每个神经元的电脉冲?
Neuron. 2019 Sep 25;103(6):1005-1015. doi: 10.1016/j.neuron.2019.08.011. Epub 2019 Sep 5.
8
A 1024-Channel CMOS Microelectrode Array With 26,400 Electrodes for Recording and Stimulation of Electrogenic Cells In Vitro.一种具有26400个电极的1024通道CMOS微电极阵列,用于体外记录和刺激电生细胞。
IEEE J Solid-State Circuits. 2014 Nov;49(11):2705-2719. doi: 10.1109/JSSC.2014.2359219.
9
A Bidirectional Neural Interface IC With Chopper Stabilized BioADC Array and Charge Balanced Stimulator.一种具有斩波稳定生物模数转换器阵列和电荷平衡刺激器的双向神经接口集成电路。
IEEE Trans Biomed Circuits Syst. 2016 Oct;10(5):990-1002. doi: 10.1109/TBCAS.2016.2614845. Epub 2016 Nov 8.
10
Active C4 Electrodes for Local Field Potential Recording Applications.用于局部场电位记录应用的有源C4电极。
Sensors (Basel). 2016 Feb 4;16(2):198. doi: 10.3390/s16020198.