Suppr超能文献

一款低功耗 32 通道数字可编程神经记录集成电路。

A low-power 32-channel digitally programmable neural recording integrated circuit.

出版信息

IEEE Trans Biomed Circuits Syst. 2011 Dec;5(6):592-602. doi: 10.1109/TBCAS.2011.2163404.

Abstract

We report the design of an ultra-low-power 32-channel neural-recording integrated circuit (chip) in a 0.18 μ m CMOS technology. The chip consists of eight neural recording modules where each module contains four neural amplifiers, an analog multiplexer, an A/D converter, and a serial programming interface. Each amplifier can be programmed to record either spikes or LFPs with a programmable gain from 49-66 dB. To minimize the total power consumption, an adaptive-biasing scheme is utilized to adjust each amplifier's input-referred noise to suit the background noise at the recording site. The amplifier's input-referred noise can be adjusted from 11.2 μVrms (total power of 5.4 μW) down to 5.4 μVrms (total power of 20 μW) in the spike-recording setting. The ADC in each recording module digitizes the a.c. signal input to each amplifier at 8-bit precision with a sampling rate of 31.25 kS/s per channel, with an average power consumption of 483 nW per channel, and, because of a.c. coupling, allows d.c. operation over a wide dynamic range. It achieves an ENOB of 7.65, resulting in a net efficiency of 77 fJ/State, making it one of the most energy-efficient designs for neural recording applications. The presented chip was successfully tested in an in vivo wireless recording experiment from a behaving primate with an average power dissipation per channel of 10.1 μ W. The neural amplifier and the ADC occupy areas of 0.03 mm(2) and 0.02 mm(2) respectively, making our design simultaneously area efficient and power efficient, thus enabling scaling to high channel-count systems.

摘要

我们报告了一种超低压 32 通道神经记录集成电路(芯片)的设计,该芯片采用 0.18 μ m CMOS 技术。该芯片由八个神经记录模块组成,每个模块包含四个神经放大器、一个模拟多路复用器、一个 A/D 转换器和一个串行编程接口。每个放大器都可以编程为记录尖峰或 LFPs,增益可编程为 49-66dB。为了最大限度地降低总功耗,采用自适应偏置方案来调整每个放大器的输入参考噪声,以适应记录部位的背景噪声。在尖峰记录设置中,放大器的输入参考噪声可以从 11.2 μ Vrms(总功率为 5.4 μ W)调整到 5.4 μ Vrms(总功率为 20 μ W)。每个记录模块中的 ADC 以 8 位精度对每个放大器的交流信号进行数字化,采样率为 31.25 kS/s/通道,平均功耗为 483 nW/通道,并且由于交流耦合,允许在较宽的动态范围内进行直流操作。它实现了 7.65 的 ENOB,从而使净效率达到 77 fJ/State,使其成为神经记录应用中最节能的设计之一。该芯片已在行为灵长类动物的体内无线记录实验中成功测试,每个通道的平均功耗为 10.1 μ W。神经放大器和 ADC 分别占用 0.03mm(2)和 0.02mm(2)的面积,使我们的设计同时具有面积效率和功率效率,从而能够扩展到高通道计数系统。

文献AI研究员

20分钟写一篇综述,助力文献阅读效率提升50倍。

立即体验

用中文搜PubMed

大模型驱动的PubMed中文搜索引擎

马上搜索

文档翻译

学术文献翻译模型,支持多种主流文档格式。

立即体验