Islam Aminul, Hasan Mohd
Department of Electronics and Communication Engineering, Birla Institute of Technology, Mesra, Ranchi, Jharkhand, India.
Nanotechnol Sci Appl. 2011 Feb 10;4:25-33. doi: 10.2147/NSA.S15719. eCollection 2011.
Bulk complementary metal-oxide semiconductor (CMOS) technology is facing enormous challenges at channel lengths below 45 nm, such as gate tunneling, device mismatch, random dopant fluctuations, and mobility degradation. Although multiple gate transistors and strained silicon devices overcome some of the bulk CMOS problems, it is sensible to look for revolutionary new materials and devices to replace silicon. It is obvious that future technology materials should exhibit higher mobility, better channel electrostatics, scalability, and robustness against process variations. Carbon nanotube-based technology is very promising because it has most of these desired features. There is a need to explore the potential of this emerging technology by designing circuits based on this technology and comparing their performance with that of existing bulk CMOS technology. In this paper, we propose a low-power variation-immune dual-threshold voltage carbon nanotube field effect transistor (CNFET)-based seven-transistor (7T) static random access memory (SRAM) cell. The proposed CNFET-based 7T SRAM cell offers ∼1.2× improvement in standby power, ∼1.3× improvement in read delay, and ∼1.1× improvement in write delay. It offers narrower spread in write access time (1.4× at optimum energy point [OEP] and 1.2× at 1 V). It features 56.3% improvement in static noise margin and 40% improvement in read static noise margin. All the simulation measurements are taken at proposed OEP decided by the optimum results obtained after extensive simulation on HSPICE (high-performance simulation program with integrated circuit emphasis) environment.
体互补金属氧化物半导体(CMOS)技术在沟道长度低于45纳米时面临着巨大挑战,如栅隧穿、器件失配、随机掺杂波动和迁移率退化。尽管多栅晶体管和应变硅器件克服了一些体CMOS问题,但寻找革命性的新材料和器件来取代硅是明智之举。显然,未来的技术材料应具有更高的迁移率、更好的沟道静电学特性、可扩展性以及对工艺变化的鲁棒性。基于碳纳米管的技术非常有前景,因为它具备大部分这些理想特性。有必要通过设计基于该技术的电路并将其性能与现有的体CMOS技术进行比较,来探索这种新兴技术的潜力。在本文中,我们提出了一种基于低功耗、抗变化的双阈值电压碳纳米管场效应晶体管(CNFET)的七晶体管(7T)静态随机存取存储器(SRAM)单元。所提出的基于CNFET的7T SRAM单元在待机功耗方面有1.2倍的提升,在读延迟方面有1.3倍的提升,在写延迟方面有~1.1倍的提升。它在写访问时间上的分布更窄(在最佳能量点[OEP]为1.4倍,在1伏时为1.2倍)。其静态噪声容限提高了56.3%,读静态噪声容限提高了40%。所有的仿真测量都是在由在HSPICE(具有集成电路重点的高性能仿真程序)环境下进行广泛仿真后获得的最佳结果所确定的提议OEP下进行的。