• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

相似文献

1
Power optimized variation aware dual-threshold SRAM cell design technique.功率优化的变异感知双阈值SRAM单元设计技术。
Nanotechnol Sci Appl. 2011 Feb 10;4:25-33. doi: 10.2147/NSA.S15719. eCollection 2011.
2
Energy-Efficient and Variability-Resilient 11T SRAM Design Using Data-Aware Read-Write Assist (DARWA) Technique for Low-Power Applications.使用数据感知读写辅助(DARWA)技术的高能效和抗变异性 11T SRAM 设计,适用于低功耗应用。
Sensors (Basel). 2023 May 26;23(11):5095. doi: 10.3390/s23115095.
3
A 0.3 V PNN Based 10T SRAM with Pulse Control Based Read-Assist and Write Data-Aware Schemes for Low Power Applications.一种基于0.3V脉冲神经网络的10T静态随机存取存储器,采用基于脉冲控制的读辅助和写数据感知方案,用于低功耗应用。
Sensors (Basel). 2021 Oct 2;21(19):6591. doi: 10.3390/s21196591.
4
2D Materials-Based Static Random-Access Memory.基于二维材料的静态随机存取存储器。
Adv Mater. 2022 Dec;34(48):e2107894. doi: 10.1002/adma.202107894. Epub 2022 Jan 21.
5
Low-Temperature Side Contact to Carbon Nanotube Transistors: Resistance Distributions Down to 10 nm Contact Length.低温侧接触碳纳米管晶体管:接触长度低至 10nm 的电阻分布。
Nano Lett. 2019 Feb 13;19(2):1083-1089. doi: 10.1021/acs.nanolett.8b04370. Epub 2019 Jan 31.
6
Characteristic Fluctuations of Dynamic Power Delay Induced by Random Nanosized Titanium Nitride Grains and the Aspect Ratio Effect of Gate-All-Around Nanowire CMOS Devices and Circuits.随机纳米尺寸氮化钛晶粒引起的动态功率延迟的特征波动以及全栅纳米线CMOS器件和电路的纵横比效应
Materials (Basel). 2019 May 8;12(9):1492. doi: 10.3390/ma12091492.
7
Design and Analysis of Soft Error Rate in FET/CNTFET Based Radiation Hardened SRAM Cell.基于 FET/CNTFET 的抗辐射加固 SRAM 单元软错误率的设计与分析。
Sensors (Basel). 2021 Dec 22;22(1):33. doi: 10.3390/s22010033.
8
Optimization of Gate-All-Around Device to Achieve High Performance and Low Power with Low Substrate Leakage.优化全栅器件以实现高性能、低功耗及低衬底泄漏。
Nanomaterials (Basel). 2022 Feb 9;12(4):591. doi: 10.3390/nano12040591.
9
High speed capacitor-inverter based carbon nanotube full adder.高速基于电容逆变器的碳纳米管全加器。
Nanoscale Res Lett. 2010 Mar 18;5(5):859-62. doi: 10.1007/s11671-010-9575-4.
10
Projected performance of Si- and 2D-material-based SRAM circuits ranging from 16 nm to 1 nm technology nodes.从16纳米到1纳米技术节点的基于硅和二维材料的静态随机存取存储器(SRAM)电路的预测性能。
Nat Nanotechnol. 2024 Jul;19(7):1066-1072. doi: 10.1038/s41565-024-01693-3. Epub 2024 Jun 21.

本文引用的文献

1
High-performance electronics using dense, perfectly aligned arrays of single-walled carbon nanotubes.使用密集、完美排列的单壁碳纳米管阵列的高性能电子产品。
Nat Nanotechnol. 2007 Apr;2(4):230-6. doi: 10.1038/nnano.2007.77. Epub 2007 Mar 25.
2
High-field electrical transport in single-wall carbon nanotubes.单壁碳纳米管中的高场电输运
Phys Rev Lett. 2000 Mar 27;84(13):2941-4. doi: 10.1103/PhysRevLett.84.2941.

功率优化的变异感知双阈值SRAM单元设计技术。

Power optimized variation aware dual-threshold SRAM cell design technique.

作者信息

Islam Aminul, Hasan Mohd

机构信息

Department of Electronics and Communication Engineering, Birla Institute of Technology, Mesra, Ranchi, Jharkhand, India.

出版信息

Nanotechnol Sci Appl. 2011 Feb 10;4:25-33. doi: 10.2147/NSA.S15719. eCollection 2011.

DOI:10.2147/NSA.S15719
PMID:24198484
原文链接:https://pmc.ncbi.nlm.nih.gov/articles/PMC3781709/
Abstract

Bulk complementary metal-oxide semiconductor (CMOS) technology is facing enormous challenges at channel lengths below 45 nm, such as gate tunneling, device mismatch, random dopant fluctuations, and mobility degradation. Although multiple gate transistors and strained silicon devices overcome some of the bulk CMOS problems, it is sensible to look for revolutionary new materials and devices to replace silicon. It is obvious that future technology materials should exhibit higher mobility, better channel electrostatics, scalability, and robustness against process variations. Carbon nanotube-based technology is very promising because it has most of these desired features. There is a need to explore the potential of this emerging technology by designing circuits based on this technology and comparing their performance with that of existing bulk CMOS technology. In this paper, we propose a low-power variation-immune dual-threshold voltage carbon nanotube field effect transistor (CNFET)-based seven-transistor (7T) static random access memory (SRAM) cell. The proposed CNFET-based 7T SRAM cell offers ∼1.2× improvement in standby power, ∼1.3× improvement in read delay, and ∼1.1× improvement in write delay. It offers narrower spread in write access time (1.4× at optimum energy point [OEP] and 1.2× at 1 V). It features 56.3% improvement in static noise margin and 40% improvement in read static noise margin. All the simulation measurements are taken at proposed OEP decided by the optimum results obtained after extensive simulation on HSPICE (high-performance simulation program with integrated circuit emphasis) environment.

摘要

体互补金属氧化物半导体(CMOS)技术在沟道长度低于45纳米时面临着巨大挑战,如栅隧穿、器件失配、随机掺杂波动和迁移率退化。尽管多栅晶体管和应变硅器件克服了一些体CMOS问题,但寻找革命性的新材料和器件来取代硅是明智之举。显然,未来的技术材料应具有更高的迁移率、更好的沟道静电学特性、可扩展性以及对工艺变化的鲁棒性。基于碳纳米管的技术非常有前景,因为它具备大部分这些理想特性。有必要通过设计基于该技术的电路并将其性能与现有的体CMOS技术进行比较,来探索这种新兴技术的潜力。在本文中,我们提出了一种基于低功耗、抗变化的双阈值电压碳纳米管场效应晶体管(CNFET)的七晶体管(7T)静态随机存取存储器(SRAM)单元。所提出的基于CNFET的7T SRAM单元在待机功耗方面有1.2倍的提升,在读延迟方面有1.3倍的提升,在写延迟方面有~1.1倍的提升。它在写访问时间上的分布更窄(在最佳能量点[OEP]为1.4倍,在1伏时为1.2倍)。其静态噪声容限提高了56.3%,读静态噪声容限提高了40%。所有的仿真测量都是在由在HSPICE(具有集成电路重点的高性能仿真程序)环境下进行广泛仿真后获得的最佳结果所确定的提议OEP下进行的。