Suppr超能文献

通过插入界面介电层实现二维晶体管的载波调制,以实现高效计算的面积。

Carrier Modulation in 2D Transistors by Inserting Interfacial Dielectric Layer for Area-Efficient Computation.

机构信息

School of Micro-Nano Electronics, Hangzhou Global Scientific and Technological Innovation Centre, Zhejiang University, 38 Zheda Road, Hangzhou, 310027, China.

Department of Applied Physics, The Hong Kong Polytechnic University, Hong Kong, 999077, China.

出版信息

Small. 2023 Jun;19(26):e2206791. doi: 10.1002/smll.202206791. Epub 2023 Apr 3.

Abstract

2D materials with atomic thickness display strong gate controllability and emerge as promising materials to build area-efficient electronic circuits. However, achieving the effective and nondestructive modulation of carrier density/type in 2D materials is still challenging because the introduction of dopants will greatly degrade the carrier transport via Coulomb scattering. Here, a strategy to control the polarity of tungsten diselenide (WSe ) field-effect transistors (FETs) via introducing hexagonal boron nitride (h-BN) as the interfacial dielectric layer is devised. By modulating the h-BN thickness, the carrier type of WSe FETs has been switched from hole to electron. The ultrathin body of WSe , combined with the effective polarity control, together contribute to the versatile single-transistor logic gates, including NOR, AND, and XNOR gates, and the operation of only two transistors as a half adder in logic circuits. Compared with the use of 12 transistors based on static Si CMOS technology, the transistor number of the half adder is reduced by 83.3%. The unique carrier modulation approach has general applicability toward 2D logic gates and circuits for the improvement of area efficiency in logic computation.

摘要

二维材料具有原子级厚度,表现出较强的栅极可控性,有望成为构建高效能平面电子电路的理想材料。然而,要实现对二维材料中载流子密度/类型的有效且非破坏性调制仍然具有挑战性,因为掺杂会通过库仑散射极大地降低载流子输运。在这里,设计了一种通过引入六方氮化硼(h-BN)作为界面介电层来控制二硒化钨(WSe )场效应晶体管(FET)极性的策略。通过调节 h-BN 的厚度,可以将 WSe FET 的载流子类型从空穴切换到电子。WSe 的超薄体与有效的极性控制相结合,共同促成了多功能单晶体管逻辑门,包括 NOR、AND 和 XNOR 门,以及仅使用两个晶体管作为逻辑电路中的半加器的操作。与使用基于静态 Si CMOS 技术的 12 个晶体管相比,半加器的晶体管数量减少了 83.3%。这种独特的载流子调制方法对于二维逻辑门和电路在提高逻辑计算的面积效率方面具有普遍适用性。

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验