Cha Danyoung, Pi Jeongseok, Lee Sungsik
The Department of Electronics Engineering, Pusan National University, Busan 46241, Republic of Korea.
ACS Appl Mater Interfaces. 2025 Jun 4;17(22):32667-32679. doi: 10.1021/acsami.5c05717. Epub 2025 May 23.
An analysis on the retention characteristics of an ultralow power synaptic pass-transistor (SPT) with a Hf-ZnO channel layer is presented for both higher intelligence and longer-term memory of the neuromorphic system. The SPT consists of the synaptic thin-film transistor (TFT) and load TFT, employing the pass-transistor concept to directly obtain an output voltage while limiting a high burst current. Here, for a memory functionality of the SPT, defects in the gate oxide stack (i.e., AlO/HfO) deposited with thermal atomic layer deposition are playing the role of electron-trapping states. In addition, to achieve ultralow power consumption, an amorphous oxide semiconductor material (i.e., Hf-ZnO) with a wide bandgap is used for the channel while SPTs are always operated in the subthreshold region. For this, after SPTs are fabricated, the weight-update and retention characteristics are experimentally monitored verifying the concept. When positive pulses increasing the programming-pulse height are applied to the gate terminal, it is observed that the synaptic weight rapidly approaches its minimum value, which leads to a shorter retention time. This suggests the trade-off relation between the programming speed and retention characteristics. Here, as an approach to overcome the trade-off relation, repeated programming and retention monitoring experiments are also performed, leading to a much longer retention time of approximately 2 × 10 s. In addition, the maximum static power consumption at read voltage is found to be 90 fW. Based on data in this SPT level, the analog accelerator simulation is also performed monitoring its performance (i.e., a recognition rate).
针对神经形态系统的更高智能和长期记忆,对具有Hf-ZnO沟道层的超低功耗突触传输晶体管(SPT)的保持特性进行了分析。SPT由突触薄膜晶体管(TFT)和负载TFT组成,采用传输晶体管概念直接获得输出电压,同时限制高突发电流。在此,对于SPT的存储功能,通过热原子层沉积法沉积的栅极氧化物堆栈(即AlO/HfO)中的缺陷起到了电子俘获态的作用。此外,为了实现超低功耗,沟道采用具有宽带隙的非晶氧化物半导体材料(即Hf-ZnO),而SPT始终在亚阈值区域工作。为此,在制造SPT之后,通过实验监测权重更新和保持特性,验证了该概念。当向栅极端施加增加编程脉冲高度的正脉冲时,可以观察到突触权重迅速接近其最小值,这导致保持时间缩短。这表明了编程速度和保持特性之间的权衡关系。在此,作为克服这种权衡关系的一种方法,还进行了重复编程和保持监测实验,从而使保持时间大大延长,约为2×10秒。此外,读取电压下的最大静态功耗为90飞瓦。基于该SPT级别的数据,还进行了模拟加速器仿真,监测其性能(即识别率)。