• 文献检索
  • 文档翻译
  • 深度研究
  • 学术资讯
  • Suppr Zotero 插件Zotero 插件
  • 邀请有礼
  • 套餐&价格
  • 历史记录
应用&插件
Suppr Zotero 插件Zotero 插件浏览器插件Mac 客户端Windows 客户端微信小程序
定价
高级版会员购买积分包购买API积分包
服务
文献检索文档翻译深度研究API 文档MCP 服务
关于我们
关于 Suppr公司介绍联系我们用户协议隐私条款
关注我们

Suppr 超能文献

核心技术专利:CN118964589B侵权必究
粤ICP备2023148730 号-1Suppr @ 2026

文献检索

告别复杂PubMed语法,用中文像聊天一样搜索,搜遍4000万医学文献。AI智能推荐,让科研检索更轻松。

立即免费搜索

文件翻译

保留排版,准确专业,支持PDF/Word/PPT等文件格式,支持 12+语言互译。

免费翻译文档

深度研究

AI帮你快速写综述,25分钟生成高质量综述,智能提取关键信息,辅助科研写作。

立即免费体验

On-chip learning with analogue VLSI neural networks.

作者信息

Tarassenko L, Tombs J, Cairns G

机构信息

Department of Engineering Science, University of Oxford, United Kingdom.

出版信息

Int J Neural Syst. 1993 Dec;4(4):419-26. doi: 10.1142/s0129065793000341.

DOI:10.1142/s0129065793000341
PMID:8049803
Abstract

Results from simulations of weight perturbation as an on-chip learning scheme for analogue VLSI neural networks are presented. The limitations of analogue hardware are modelled as realistically as possible. Thus synaptic weight precision is defined according to the smallest change in the weight setting voltage which gives a measurable change at the output of the corresponding neuron. Tests are carried out on a hard classification problem constructed from mobile robot navigation data. The simulations show that the degradation in classification performance on a 500-pattern test set caused by the introduction of realistic hardware constraints is acceptable: with 8-bit weights, updated probabilistically and with a simplified output error criterion, the error rate increases by no more than 7% when compared with weight perturbation implemented with full 32-bit precision.

摘要

相似文献

1
On-chip learning with analogue VLSI neural networks.
Int J Neural Syst. 1993 Dec;4(4):419-26. doi: 10.1142/s0129065793000341.
2
A hardware efficient cascadable chip set for ANN's with on-chip backpropagation.一种用于具有片上反向传播的人工神经网络的硬件高效可级联芯片组。
Int J Neural Syst. 1993 Dec;4(4):351-8. doi: 10.1142/s0129065793000298.
3
Analogue synaptic noise--implications and learning improvements.
Int J Neural Syst. 1993 Dec;4(4):427-33. doi: 10.1142/s0129065793000353.
4
Kakadu--a low power analogue neural network classifier.
Int J Neural Syst. 1993 Dec;4(4):381-94. doi: 10.1142/s0129065793000316.
5
Neural networks in analog hardware--design and implementation issues.模拟硬件中的神经网络——设计与实现问题。
Int J Neural Syst. 2000 Feb;10(1):19-42. doi: 10.1142/S0129065700000041.
6
Back-propagation operation for analog neural network hardware with synapse components having hysteresis characteristics.具有滞后特性突触组件的模拟神经网络硬件的反向传播操作。
PLoS One. 2014 Nov 13;9(11):e112659. doi: 10.1371/journal.pone.0112659. eCollection 2014.
7
The prospects for analogue neural VLSI.模拟神经超大规模集成电路的前景。
Int J Neural Syst. 1997 Oct-Dec;8(5-6):559-79. doi: 10.1142/s0129065797000525.
8
Adaptive WTA with an analog VLSI neuromorphic learning chip.具有模拟超大规模集成电路神经形态学习芯片的自适应胜者全得(WTA)
IEEE Trans Neural Netw. 2007 Mar;18(2):551-72. doi: 10.1109/TNN.2006.884676.
9
Analog circuits for relaxation networks.
Int J Neural Syst. 1993 Dec;4(4):359-79. doi: 10.1142/s0129065793000304.
10
SPIKEII: an integrate-and-fire AVLSI chip.
Int J Neural Syst. 1999 Oct;9(5):479-84. doi: 10.1142/s0129065799000514.