Zheng Xuezhe, Patil Dinesh, Lexau Jon, Liu Frankie, Li Guoliang, Thacker Hiren, Luo Ying, Shubin Ivan, Li Jieda, Yao Jin, Dong Po, Feng Dazeng, Asghari Mehdi, Pinguet Thierry, Mekis Attila, Amberg Philip, Dayringer Michael, Gainsley Jon, Moghadam Hesam Fathi, Alon Elad, Raj Kannan, Ho Ron, Cunningham John E, Krishnamoorthy Ashok V
Oracle Labs, San Diego, California 92121, USA.
Opt Express. 2011 Mar 14;19(6):5172-86. doi: 10.1364/OE.19.005172.
Using low parasitic microsolder bumping, we hybrid integrated efficient photonic devices from different platforms with advanced 40 nm CMOS VLSI circuits to build ultra-low power silicon photonic transmitters and receivers for potential applications in high performance inter/intra-chip interconnects. We used a depletion racetrack ring modulator with improved electro-optic efficiency to allow stepper optical photo lithography for reduced fabrication complexity. Integrated with a low power cascode 2 V CMOS driver, the hybrid silicon photonic transmitter achieved better than 7 dB extinction ratio for 10 Gbps operation with a record low power consumption of 1.35 mW. A received power penalty of about 1 dB was measured for a BER of 10(-12) compared to an off-the-shelf lightwave LiNOb3 transmitter, which comes mostly from the non-perfect extinction ratio. Similarly, a Ge waveguide detector fabricated using 130 nm SOI CMOS process was integrated with low power VLSI circuits using hybrid bonding. The all CMOS hybrid silicon photonic receiver achieved sensitivity of -17 dBm for a BER of 10(-12) at 10 Gbps, consuming an ultra-low power of 3.95 mW (or 395 fJ/bit in energy efficiency). The scalable hybrid integration enables continued photonic device improvements by leveraging advanced CMOS technologies with maximum flexibility, which is critical for developing ultra-low power high performance photonic interconnects for future computing systems.
通过使用低寄生微焊点凸点技术,我们将来自不同平台的高效光子器件与先进的40纳米CMOS超大规模集成电路进行混合集成,以构建超低功耗的硅光子发射器和接收器,用于高性能芯片间/芯片内互连的潜在应用。我们使用了具有改进电光效率的耗尽型跑道环形调制器,以允许采用步进光学光刻技术来降低制造复杂性。与低功耗共源共栅2伏CMOS驱动器集成后,混合硅光子发射器在10 Gbps运行时实现了优于7分贝的消光比,功耗低至1.35毫瓦,创历史新低。与现成的LiNOb3光波发射器相比,在误码率为10^(-12)时测量到的接收功率代价约为1分贝,这主要源于消光比不够完美。同样,使用130纳米SOI CMOS工艺制造的锗波导探测器通过混合键合与低功耗超大规模集成电路集成。全CMOS混合硅光子接收器在10 Gbps、误码率为10^(-12)时实现了-17分贝毫瓦的灵敏度,功耗超低,为3.95毫瓦(或能效为395飞焦/比特)。这种可扩展的混合集成能够通过利用先进的CMOS技术以最大的灵活性持续改进光子器件,这对于为未来计算系统开发超低功耗高性能光子互连至关重要。