LAAS, CNRS, Univ de Toulouse, 7 av. du Colonel Roche, 31077 Toulouse, France.
Nanoscale. 2013 Mar 21;5(6):2437-41. doi: 10.1039/c3nr33738c.
Nanowire-based field-effect transistors are among the most promising means of overcoming the limits of today's planar silicon electronic devices, in part because of their suitability for gate-all-around architectures, which provide perfect electrostatic control and facilitate further reductions in "ultimate" transistor size while maintaining low leakage currents. However, an architecture combining a scalable and reproducible structure with good electrical performance has yet to be demonstrated. Here, we report a high performance field-effect transistor implemented on massively parallel dense vertical nanowire arrays with silicided source/drain contacts and scaled metallic gate length fabricated using a simple process. The proposed architecture offers several advantages including better immunity to short channel effects, reduction of device-to-device variability, and nanometer gate length patterning without the need for high-resolution lithography. These benefits are important in the large-scale manufacture of low-power transistors and memory devices.
基于纳米线的场效应晶体管是克服当今平面硅电子器件限制的最有前途的手段之一,部分原因是它们适合全栅极架构,这种架构提供了完美的静电控制,并有助于在保持低泄漏电流的同时进一步减小“最终”晶体管的尺寸。然而,具有可扩展和可重复结构以及良好电性能的架构尚未得到证明。在这里,我们报告了一种在具有硅化源/漏极接触的大规模并行密集垂直纳米线阵列上实现的高性能场效应晶体管,以及使用简单工艺制造的具有缩放金属栅极长度的晶体管。所提出的架构具有几个优点,包括对短沟道效应的更好的免疫力、器件间变化的减少、以及无需高分辨率光刻即可进行纳米级栅长图案化。这些优点对于大规模制造低功耗晶体管和存储器件非常重要。