Fatahilah Muhammad Fahlesa, Yu Feng, Strempel Klaas, Römer Friedhard, Maradan Dario, Meneghini Matteo, Bakin Andrey, Hohls Frank, Schumacher Hans Werner, Witzigmann Bernd, Waag Andreas, Wasisto Hutomo Suryo
Institute of Semiconductor Technology (IHT), Technische Universität Braunschweig, Hans-Sommer-Straße 66, D-38106, Braunschweig, Germany.
Laboratory for Emerging Nanometrology (LENA), Technische Universität Braunschweig, Langer Kamp 6, D-38106, Braunschweig, Germany.
Sci Rep. 2019 Jul 16;9(1):10301. doi: 10.1038/s41598-019-46186-9.
This paper reports on the direct qualitative and quantitative performance comparisons of the field-effect transistors (FETs) based on vertical gallium nitride nanowires (GaN NWs) with different NW numbers (i.e., 1-100) and diameters (i.e., 220-640 nm) fabricated on the same wafer substrate to prove the feasibility of employing the vertical 3D architecture concept towards massively parallel electronic integration, particularly for logic circuitry and metrological applications. A top-down approach combining both inductively coupled plasma dry reactive ion etching (ICP-DRIE) and wet chemical etching is applied in the realization of vertically aligned GaN NWs on metalorganic vapor-phase epitaxy (MOVPE)-based GaN thin films with specific doping profiles. The FETs are fabricated involving a stack of n-p-n GaN layers with embedded inverted p-channel, top drain bridging contact, and wrap-around gating technology. From the electrical characterization of the integrated NWs, a threshold voltage (V) of (6.6 ± 0.3) V is obtained, which is sufficient for safely operating these devices in an enhancement mode (E-mode). Aluminium oxide (AlO) grown by atomic layer deposition (ALD) is used as the gate dielectric material resulting in nearly-zero gate hysteresis (i.e., forward and backward sweep V shift (ΔV) of ~0.2 V). Regardless of the required device processing optimization for having better linearity profile, the upscaling capability of the devices from single NW to NW array in terms of the produced currents could already be demonstrated. Thus, the presented concept is expected to bridge the nanoworld into the macroscopic world, and subsequently paves the way to the realization of innovative large-scale vertical GaN nanoelectronics.
本文报道了基于垂直氮化镓纳米线(GaN NWs)的场效应晶体管(FETs)的直接定性和定量性能比较,这些纳米线具有不同的数量(即1 - 100)和直径(即220 - 640 nm),制备在同一晶圆衬底上,以证明采用垂直3D架构概念实现大规模并行电子集成的可行性,特别是对于逻辑电路和计量应用。一种结合电感耦合等离子体干法反应离子蚀刻(ICP - DRIE)和湿法化学蚀刻的自上而下方法,用于在具有特定掺杂分布的金属有机气相外延(MOVPE)基GaN薄膜上实现垂直排列的GaN NWs。所制备的FETs包含堆叠的n - p - n GaN层,具有嵌入式反向p沟道、顶部漏极桥接接触和环绕式栅极技术。通过对集成纳米线的电学表征,获得了(6.6 ± 0.3) V的阈值电压(V),这足以使这些器件在增强模式(E模式)下安全运行。通过原子层沉积(ALD)生长的氧化铝(AlO)用作栅极介电材料,导致几乎为零的栅极滞后(即正向和反向扫描V偏移(ΔV)约为0.2 V)。尽管需要对器件进行处理优化以获得更好的线性分布,但已经可以证明器件从单根纳米线到纳米线阵列在产生电流方面的放大能力。因此,所提出的概念有望将纳米世界与宏观世界连接起来,并随后为实现创新的大规模垂直GaN纳米电子学铺平道路。