Shen Yang, Zhang Zhejia, Yao Zhujun, Jin Mengge, Gao Jintian, Zhao Yuhan, Bao Wenzhong, Sun Yabin, Tian He
College of Integrated Circuit Science and Engineering, Shanghai Key Laboratory of Multidimensional Information Processing, East China Normal University, Shanghai, 200241, People's Republic of China.
State Key Laboratory of ASIC and System, School of Microelectronics, Fudan University, Shanghai, 200433, People's Republic of China.
Nanomicro Lett. 2025 Mar 18;17(1):191. doi: 10.1007/s40820-025-01702-7.
Emerging two-dimensional (2D) semiconductors are among the most promising materials for ultra-scaled transistors due to their intrinsic atomic-level thickness. As the stacking process advances, the complexity and cost of nanosheet field-effect transistors (NSFETs) and complementary FET (CFET) continue to rise. The 1 nm technology node is going to be based on Si-CFET process according to international roadmap for devices and systems (IRDS) (2022, https://irds.ieee.org/ ), but not publicly confirmed, indicating that more possibilities still exist. The miniaturization advantage of 2D semiconductors motivates us to explore their potential for reducing process costs while matching the performance of next-generation nodes in terms of area, power consumption and speed. In this study, a comprehensive framework is built. A set of MoS NSFETs were designed and fabricated to extract the key parameters and performances. And then for benchmarking, the sizes of 2D-NSFET are scaled to a extent that both of the Si-CFET and 2D-NSFET have the same average device footprint. Under these conditions, the frequency of ultra-scaled 2D-NSFET is found to improve by 36% at a fixed power consumption. This work verifies the feasibility of replacing silicon-based CFETs of 1 nm node with 2D-NSFETs and proposes a 2D technology solution for 1 nm nodes, i.e., "2D eq 1 nm" nodes. At the same time, thanks to the lower characteristic length of 2D semiconductors, the miniaturized 2D-NSFET achieves a 28% frequency increase at a fixed power consumption. Further, developing a standard cell library, these devices obtain a similar trend in 16-bit RISC-V CPUs. This work quantifies and highlights the advantages of 2D semiconductors in advanced nodes, offering new possibilities for the application of 2D semiconductors in high-speed and low-power integrated circuits.
新兴的二维(2D)半导体因其固有的原子级厚度,成为超大规模晶体管最具潜力的材料之一。随着堆叠工艺的发展,纳米片场效应晶体管(NSFET)和互补场效应晶体管(CFET)的复杂性和成本持续攀升。根据国际设备与系统路线图(IRDS)(2022年,https://irds.ieee.org/ ),1纳米技术节点将基于硅基CFET工艺,但尚未得到公开确认,这表明仍存在更多可能性。二维半导体的小型化优势促使我们探索其在降低工艺成本方面的潜力,同时在面积、功耗和速度方面匹配下一代节点的性能。在本研究中,构建了一个综合框架。设计并制造了一组二硫化钼NSFET以提取关键参数和性能。然后为了进行基准测试,将二维NSFET的尺寸按比例缩小到一定程度,使硅基CFET和二维NSFET具有相同的平均器件占位面积。在这些条件下,发现在固定功耗下,超大规模二维NSFET的频率提高了36%。这项工作验证了用二维NSFET替代1纳米节点硅基CFET的可行性,并提出了一种用于1纳米节点的二维技术解决方案,即“二维等效1纳米”节点。同时,由于二维半导体的特征长度较短,小型化的二维NSFET在固定功耗下频率提高了28%。此外,通过开发标准单元库,这些器件在16位RISC-V CPU中呈现出类似趋势。这项工作量化并突出了二维半导体在先进节点中的优势,为二维半导体在高速和低功耗集成电路中的应用提供了新的可能性。