Materials Science and Engineering Program, Physical Science and Engineering Division, King Abdullah University of Science and Technology (KAUST), Thuwal, Saudi Arabia.
Institute of Microelectronics, Tsinghua University, Beijing, China.
Nature. 2023 Jun;618(7963):57-62. doi: 10.1038/s41586-023-05973-1. Epub 2023 Mar 27.
Exploiting the excellent electronic properties of two-dimensional (2D) materials to fabricate advanced electronic circuits is a major goal for the semiconductor industry. However, most studies in this field have been limited to the fabrication and characterization of isolated large (more than 1 µm) devices on unfunctional SiO-Si substrates. Some studies have integrated monolayer graphene on silicon microchips as a large-area (more than 500 µm) interconnection and as a channel of large transistors (roughly 16.5 µm) (refs. ), but in all cases the integration density was low, no computation was demonstrated and manipulating monolayer 2D materials was challenging because native pinholes and cracks during transfer increase variability and reduce yield. Here, we present the fabrication of high-integration-density 2D-CMOS hybrid microchips for memristive applications-CMOS stands for complementary metal-oxide-semiconductor. We transfer a sheet of multilayer hexagonal boron nitride onto the back-end-of-line interconnections of silicon microchips containing CMOS transistors of the 180 nm node, and finalize the circuits by patterning the top electrodes and interconnections. The CMOS transistors provide outstanding control over the currents across the hexagonal boron nitride memristors, which allows us to achieve endurances of roughly 5 million cycles in memristors as small as 0.053 µm. We demonstrate in-memory computation by constructing logic gates, and measure spike-timing dependent plasticity signals that are suitable for the implementation of spiking neural networks. The high performance and the relatively-high technology readiness level achieved represent a notable advance towards the integration of 2D materials in microelectronic products and memristive applications.
利用二维(2D)材料的优异电子特性来制造先进的电子电路是半导体行业的主要目标。然而,该领域的大多数研究都仅限于在未功能化的 SiO2-Si 衬底上制造和表征孤立的大(超过 1 µm)器件。一些研究已经将单层石墨烯集成到硅微芯片上作为大面积(超过 500 µm)互连和大晶体管(大约 16.5 µm)的通道(参考文献),但在所有情况下,集成密度都很低,没有展示计算能力,并且由于转移过程中固有针孔和裂缝会增加变异性并降低产量,因此操纵单层 2D 材料具有挑战性。在这里,我们提出了用于忆阻应用的高集成密度 2D-CMOS 混合微芯片的制造 - CMOS 代表互补金属氧化物半导体。我们将多层六方氮化硼薄片转移到包含 180nm 节点 CMOS 晶体管的硅微芯片的后端互连线,通过图案化顶部电极和互连线来完成电路。CMOS 晶体管对穿过六方氮化硼忆阻器的电流提供了出色的控制,这使我们能够在小至 0.053 µm 的忆阻器中实现大约 500 万次循环的耐久性。我们通过构建逻辑门来演示在内存中进行计算,并测量适合实现尖峰神经网络的尖峰时间依赖性可塑性信号。所实现的高性能和相对较高的技术就绪水平代表了在微电子产品和忆阻应用中集成 2D 材料方面的显著进展。