Debroy Sanghamitra, Sivasubramani Santhosh, Vaidya Gayatri, Acharyya Swati Ghosh, Acharyya Amit
Department of Electrical Engineering, Indian Institute of Technology, Hyderabad, India.
Department of Electronic Materials Engineering, Research School of Physics, The Australian National University, ACT, 2601, Australia.
Sci Rep. 2020 Apr 10;10(1):6240. doi: 10.1038/s41598-020-63360-6.
Graphene interconnects have been projected to out-perform Copper interconnects in the next generation Magnetic Quantum-dot Cellular Automata (MQCA) based nano-electronic applications. In this paper a simple two-step lithography process for patterning CVD monolayer graphene on SiO/Si substrate has been used that resulted in the current density of one order higher magnitude as compared to the state-of-the-art graphene-based interconnects. Electrical performances of the fabricated graphene interconnects were evaluated, and the impact of temperature and size on the current density and reliability was investigated. The maximum current density of 1.18 ×10 A/cm was observed for 0.3 μm graphene interconnect on SiO/Si substrate, which is about two orders and one order higher than that of conventionally used copper interconnects and CVD grown graphene respectively, thus demonstrating huge potential in outperforming copper wires for on-chip clocking. The drop in current at 473 K as compared to room temperature was found to be nearly 30%, indicating a positive temperature coefficient of resistivity (TCR). TCR for all cases were studied and it was found that with decrease in width, the sensitivity of temperature also reduces. The effect of resistivity on the breakdown current density was analysed on the experimental data using Matlab and found to follow the power-law equations. The breakdown current density was found to have a reciprocal relationship to graphene interconnect resistivity suggesting Joule heating as the likely mechanism of breakdown.
在基于下一代磁性量子点元胞自动机(MQCA)的纳米电子应用中,石墨烯互连预计将优于铜互连。本文采用了一种简单的两步光刻工艺,用于在SiO/Si衬底上对化学气相沉积(CVD)单层石墨烯进行图案化,与最先进的基于石墨烯的互连相比,该工艺使电流密度提高了一个数量级。对制备的石墨烯互连的电学性能进行了评估,并研究了温度和尺寸对电流密度及可靠性的影响。在SiO/Si衬底上,0.3μm的石墨烯互连观察到的最大电流密度为1.18×10 A/cm,分别比传统使用的铜互连和CVD生长的石墨烯高出约两个数量级和一个数量级,从而证明了在片上时钟方面优于铜线的巨大潜力。与室温相比,在473K时电流下降近30%,表明具有正的电阻温度系数(TCR)。研究了所有情况下的TCR,发现随着宽度减小,温度敏感性也降低。使用Matlab对实验数据进行分析,研究了电阻率对击穿电流密度的影响,发现其遵循幂律方程。发现击穿电流密度与石墨烯互连电阻率成反比关系,表明焦耳热可能是击穿机制。