Tian Wenchao, Wu Sixian, Li Wenhua
School of Electro-Mechanical Engineering, Xidian University, Xi'an 710000, China.
Micromachines (Basel). 2023 Jul 8;14(7):1391. doi: 10.3390/mi14071391.
With the increasing demand for high-density integration, low power consumption and high bandwidth, creating more sophisticated interconnection technologies is becoming increasingly crucial. Three-dimensional (3D) integration technology is known as the fourth-generation packaging technology beyond Moore's Law because of its advantages of low energy consumption, lightweight and high performance. Through-silicon via (TSV) is considered to be at the core of 3D integration because of its excellent electrical performance, lower power consumption, wider bandwidth, higher density, smaller overall size and lighter weight. Therefore, the particular emphasis of this review is the process flow of TSV technology. Among them, the research status of TSV hole etching, deep hole electroplating filling and chemical mechanical planarization (CMP) in TSV preparation process are introduced in detail. There are a multitude of inevitable defects in the process of TSV processing; thus, the stress problems and electrical characteristics that affect the reliability of TSV are summarized in this review. In addition, the process flow and process optimization status of through ceramic via (TCV) and through glass via (TGV) are discussed.
随着对高密度集成、低功耗和高带宽的需求不断增加,创建更复杂的互连技术变得越来越关键。三维(3D)集成技术因其低能耗、轻量化和高性能的优点,被称为超越摩尔定律的第四代封装技术。硅通孔(TSV)因其优异的电气性能、更低的功耗、更宽的带宽、更高的密度、更小的整体尺寸和更轻的重量,被认为是3D集成的核心。因此,本综述特别强调TSV技术的工艺流程。其中,详细介绍了TSV制备过程中TSV孔蚀刻、深孔电镀填充和化学机械平面化(CMP)的研究现状。TSV加工过程中存在许多不可避免的缺陷;因此,本综述总结了影响TSV可靠性的应力问题和电气特性。此外,还讨论了陶瓷通孔(TCV)和玻璃通孔(TGV)的工艺流程和工艺优化现状。