Guo Pengwen, Zhou Yuxue, Yang Haolin, Pan Jiong, Yin Jiaju, Zhao Bingchen, Liu Shangjian, Peng Jiali, Jia Xinyuan, Jia Mengmeng, Yang Yi, Ren Tianling
School of Integrated Circuits, Tsinghua University, Beijing 100084, China.
Beijing National Research Center for Information Science and Technology (BNRist), Tsinghua University, Beijing 100084, China.
Nanomaterials (Basel). 2024 Aug 23;14(17):1375. doi: 10.3390/nano14171375.
The scaling of bulk Si-based transistors has reached its limits, while novel architectures such as FinFETs and GAAFETs face challenges in sub-10 nm nodes due to complex fabrication processes and severe drain-induced barrier lowering (DIBL) effects. An effective strategy to avoid short-channel effects (SCEs) is the integration of low-dimensional materials into novel device architectures, leveraging the coupling between multiple gates to achieve efficient electrostatic control of the channel. We employed TCAD simulations to model multi-gate FETs based on various dimensional systems and comprehensively investigated electric fields, potentials, current densities, and electron densities within the devices. Through continuous parameter scaling and extracting the sub-threshold swing (SS) and DIBL from the electrical outputs, we offered optimal MoS layer numbers and single-walled carbon nanotube (SWCNT) diameters, as well as designed structures for multi-gate FETs based on monolayer MoS, identifying dual-gate transistors as suitable for high-speed switching applications. Comparing the switching performance of two device types at the same node revealed CNT's advantages as a channel material in mitigating SCEs at sub-3 nm nodes. We validated the performance enhancement of 2D materials in the novel device architecture and reduced the complexity of the related experimental processes. Consequently, our research provides crucial insights for designing next-generation high-performance transistors based on low-dimensional materials at the scaling limit.
基于体硅的晶体管缩放已达到极限,而诸如鳍式场效应晶体管(FinFET)和全栅极场效应晶体管(GAAFET)等新型架构,由于复杂的制造工艺和严重的漏极诱导势垒降低(DIBL)效应,在低于10纳米节点上面临挑战。避免短沟道效应(SCE)的一种有效策略是将低维材料集成到新型器件架构中,利用多个栅极之间的耦合来实现对沟道的有效静电控制。我们采用TCAD模拟对基于各种维度系统的多栅极场效应晶体管进行建模,并全面研究了器件内部的电场、电势、电流密度和电子密度。通过连续参数缩放并从电输出中提取亚阈值摆幅(SS)和DIBL,我们给出了最佳的二硫化钼(MoS)层数和单壁碳纳米管(SWCNT)直径,以及基于单层MoS的多栅极场效应晶体管的设计结构,确定双栅极晶体管适用于高速开关应用。比较同一节点上两种器件类型的开关性能,揭示了碳纳米管作为沟道材料在缓解低于3纳米节点的SCE方面的优势。我们验证了新型器件架构中二维材料的性能提升,并降低了相关实验过程的复杂性。因此,我们的研究为在缩放极限下基于低维材料设计下一代高性能晶体管提供了关键见解。